Abstract—This demo elaborates on the programmability aspect of Simodense, a recently released open-source softcore, optimised for evaluating custom SIMD instructions. CPUs featuring small reconfigurable areas for implementing custom instructions is an alternative path in computer architecture that can help with the challenges found in today's FPGAs. By providing RTL-based programmability for implementing custom SIMD instructions, highly-integrated accelerators can be developed, while benefiting from the pre-existing CPU logic, such as the caches and their high memory throughput to main memory.

Index Terms—softcore, custom SIMD instructions, template

FPGAs are an exciting platform for a variety of applications. However, the current way of integrating them into systems has a performance overhead on main memory bandwidth and latency. This limitation is known to impact big data analytics accelerators. On the other hand, modern general purpose processors (CPUs) support a wide range of single-instruction-multiple data (SIMD) instructions as a way to accelerate applications that exhibit data-level parallelism. While this can be advantageous in certain applications, the instruction set extensions become bloated with overspecialised instructions [1], and sometimes it is difficult to express efficiently a parallel task using a fixed set of instructions.

As a solution to this problem, a possible future for microprocessor architecture is to include small FPGAs working as instructions. The literature on reconfigurable SIMD instructions is rather limited, with some early experimentation such as [2], which does not target high-performance and streaming applications. Moreover, since all communication is hardened and abstracted in CPUs, complex SIMD instructions can be implemented with only a few RTL lines of code, while achieving a higher operating frequency and performance than FPGA designs running as co-processors.

In combination with the openness of the RISC-V instruction set, and its support for custom instructions, now is an appropriate time to explore reconfigurable SIMD instructions, as demonstrated here with the use of the proposed open-source1 RISC-V-based softcore [3].

This base example of this demo is a SIMD instruction implementation for sorting 4 integers 32-bit wide, using the provided template. Algorithm 1 shows how a few lines of Verilog can emulate a sorting network, such as the bitonic sorter. There are 3 sets of pipeline registers, and this latency is declared in line 3, as the template is applicable to instruction implementations of an arbitrary pipeline length. Lines 23 to 30 describe the 3 pipeline stages, which consist of compare-and-swap (CAS) units. The functionality of the CAS units is to sort 2 numbers (i.e. \( a, b \rightarrow \min(a, b), \max(a, b) \)) and the implementation is shown in lines 37 to 49. Since this instruction uses only one vector register for input and one for output, the non-applicable operands are greyed out (aliased with 0 in software). This instruction can then be conveniently called through inline assembly in software written in C/C++.

Algorithm 1: Verilog template, with user code in yellow

REFERENCES


1Source available: https://github.com/ppphilippos/simodense