



## Low-temperature spray-deposited indium oxide for flexible thin-film transistors and integrated circuits

Luisa Petti, Hendrik Faber, Niko Münzenrieder, Giuseppe Cantarella, Panos A. Patsalas, Gerhard Tröster, and Thomas D. Anthopoulos

Citation: Applied Physics Letters **106**, 092105 (2015); doi: 10.1063/1.4914085 View online: http://dx.doi.org/10.1063/1.4914085 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/106/9?ver=pdfcov Published by the AIP Publishing

Articles you may be interested in Low-voltage polymer/small-molecule blend organic thin-film transistors and circuits fabricated via spray deposition Appl. Phys. Lett. **106**, 223304 (2015); 10.1063/1.4922194

High stability mechanisms of quinary indium gallium zinc aluminum oxide multicomponent oxide films and thin film transistors J. Appl. Phys. **117**, 045309 (2015); 10.1063/1.4906619

High electron mobility thin-film transistors based on Ga2O3 grown by atmospheric ultrasonic spray pyrolysis at low temperatures Appl. Phys. Lett. **105**, 092105 (2014); 10.1063/1.4894643

Chemical composition and temperature dependent performance of ZnO-thin film transistors deposited by pulsed and continuous spray pyrolysis J. Appl. Phys. **114**, 234502 (2013); 10.1063/1.4846736

Cadmium sulfide thin-film transistors fabricated by low-temperature chemical-bath deposition J. Appl. Phys. **96**, 5819 (2004); 10.1063/1.1804244





## Low-temperature spray-deposited indium oxide for flexible thin-film transistors and integrated circuits

Luisa Petti,<sup>1</sup> Hendrik Faber,<sup>1</sup> Niko Münzenrieder,<sup>2</sup> Giuseppe Cantarella,<sup>2</sup> Panos A. Patsalas,<sup>3</sup> Gerhard Tröster,<sup>2</sup> and Thomas D. Anthopoulos<sup>1,a)</sup> <sup>1</sup>Blackett Laboratory, Department of Physics and Centre for Plastic Electronics, Imperial College London, London SW7 2BW, United Kingdom

<sup>2</sup>Electronics Laboratory, Swiss Federal Institute of Technology Zurich, Gloriastrasse 35, 8092 Zurich, Switzerland

<sup>3</sup>Department of Physics, Laboratory of Applied Physics, Aristotle University of Thessaloniki, GR-54124 Thessaloniki, Greece

(Received 14 December 2014; accepted 22 February 2015; published online 6 March 2015)

Indium oxide (In<sub>2</sub>O<sub>3</sub>) films were deposited by ultrasonic spray pyrolysis in ambient air and incorporated into bottom-gate coplanar and staggered thin-film transistors. As-fabricated devices exhibited electron-transporting characteristics with mobility values of  $1 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  and  $16 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  for coplanar and staggered architectures, respectively. Integration of In<sub>2</sub>O<sub>3</sub> transistors enabled realization of unipolar inverters with high gain (5.3 V/V) and low-voltage operation. The low temperature deposition ( $\leq 250 \text{ °C}$ ) of In<sub>2</sub>O<sub>3</sub> also allowed transistor fabrication on free-standing 50  $\mu$ m-thick polyimide foils. The resulting flexible In<sub>2</sub>O<sub>3</sub> transistors exhibit good characteristics and remain fully functional even when bent to tensile radii of 4 mm. © 2015 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4914085]

Thin-film transistors (TFTs) based on transparent metal oxide semiconductors<sup>1,2</sup> hold great promise for a host of future large-area, large-volume electronic applications including flexible radio frequency identification (RFID) tags,<sup>3</sup> flexible and paper-like displays,<sup>4</sup> and electronic skin.<sup>5</sup> To this end, recent years have witnessed the development of a range of high-mobility metal oxide semiconductors and devices that can be manufactured over large areas employing simple and low-temperature fabrication methods.<sup>6</sup> Among the various deposition techniques demonstrated, solution processing offers a scalable and cost effective route for high throughput and large-area deposition of various oxide materials including ZnO, In2O3, SnO2, and SnO, to name a few.<sup>7,8</sup> Among those, In<sub>2</sub>O<sub>3</sub>—a simple binary metal oxide has attracted an increasing interest in the last years owing to its large electron mobility (up to  $160 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  in single crystal device grown from vapor-phase at  $1000 \,^{\circ}\text{C}^9$ ) and the high optical transparency (>90%) given by its wide band gap ( $\sim 3.1 \text{ eV}^9$ ). A significant advantage associated with the application of  $In_2O_3$  in thin-film devices is that it can be grown at relatively low temperatures employing a diverse range of vapor-phase techniques,<sup>10–12</sup> as well as solutionbased methods.  $^{13-16}$  To date, solution-processed In<sub>2</sub>O<sub>3</sub>-based devices have been demonstrated by inkjet-printing<sup>13</sup> and spin-casting.<sup>15–18</sup> Tremendous advances have been made to realize solution-processed TFTs at low temperatures (170-400 °C) with field-effect electron mobility values ranging from  $0.01 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  up to  $44 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$ . <sup>13,15–18</sup> Despite the huge promise, however, accurate control over the morphology and the chemical composition of solution-grown In<sub>2</sub>O<sub>3</sub> still remains very challenging, leading to significant device-to-device variations. Recently, spray pyrolysis (SP)

has demonstrated to be a particularly appealing technology, enabling a simple and scalable deposition of a large variety of oxide semiconductors, from n-type ZnO,<sup>19,20</sup> IZO,<sup>21</sup> ZTO,<sup>22</sup> and Ga<sub>2</sub>O<sub>3</sub><sup>23</sup> to p-type Cu<sub>2</sub>O.<sup>24</sup> Furthermore, addition of suitable dopants in the precursor solution has also allowed the demonstration of Be-doped ZnO transistors and integrated circuits with optimized operating characteristics.<sup>25</sup> Despite the tremendous potential, however, deposition of semiconducting metal oxides by spray pyrolysis has so far been limited to high processing temperatures typically in excess of >350 °C, hence rendering the technology incompatible with inexpensive, temperature-sensitive substrate materials such as plastic. In order to overcome this rather serious bottleneck, development of new material formulations and optimized processing protocols would be needed.

Here, we report the development of low-voltage In<sub>2</sub>O<sub>3</sub>based TFTs and inverters using ambient ultrasonic spray pyrolysis (SP) and indium nitrate hydrate as the precursor. Optimal process conditions enable the growth of highquality electron-transporting In<sub>2</sub>O<sub>3</sub> layers and the realization of low-voltage bottom-gate, bottom-contact (BG-BC) as well as bottom-gate, top-contact (BG-TC) TFTs with electron mobility of  $\sim 1 \text{ cm}^2/\text{Vs}$  and  $\sim 16 \text{ cm}^2/\text{Vs}$ , depending on the particular device configuration employed. Use of the application relevant BG-BC transistor architecture allows the fabrication of fully functional unipolar voltage inverters with excellent operating characteristics. Finally, by taking advantage of the moderate process temperature ( $\sim 250$  °C), fabrication of fully functional and bendable In<sub>2</sub>O<sub>3</sub>-based TFTs on plastic substrate is also demonstrated. Although the use of In-based oxide semiconductors may ultimately prove expensive for application in future large-volume electronics due to the scarcity of In, our work highlights the potential of spray pyrolysis as a viable large-area deposition tool even for flexible plastic microelectronics.

<sup>&</sup>lt;sup>a)</sup>Author to whom correspondence should be addressed. Electronic mail: t.anthopoulos@imperial.ac.uk

Bottom-gate coplanar transistors were fabricated on a 4-in. silicon substrate with 1  $\mu$ m thermally grown SiO<sub>2</sub> acting as isolation layer. Figure 1(a) shows the schematic device cross-section. The substrate was covered by 500 nm of  $SiN_X$ grown via Plasma-enhanced chemical vapour deposition (PECVD). Next, 30 nm-thick e-beam evaporated Cr was structured into bottom-gate contacts using standard photolithographic etching. Following, a 25 nm-thick Al<sub>2</sub>O<sub>3</sub> gate dielectric layer (dielectric constant: 9.5) was deposited by atomic layer deposition (ALD) at 150 °C. Gate contact holes through the Al<sub>2</sub>O<sub>3</sub> were patterned by photolithography and wet chemistry.<sup>26</sup> Subsequently, 10 nm/60 nm of Ti/Au were e-beam evaporated and structured into source/drain (S/D) contacts using a lift-off process. Prior to the semiconductor deposition, the substrate was diced into chips of  $1.5 \times 1.5 \text{ cm}^2$ . The diced chips were then cleaned by ultra-sonication in acetone and IPA for 5 min, and submitted to 30 min UV/ozone treatment. The In<sub>2</sub>O<sub>3</sub> deposition was carried out by ultrasonic spray pyrolysis using a 30 mg ml<sup>-1</sup> indium nitrate hydrate (In(NO<sub>3</sub>)<sub>3</sub>•H<sub>2</sub>O) in deionized water solution. The deposition was performed in ambient air at 250 °C. The resulting transistors have channel length (L) and width (W) of  $10 \,\mu m$  and  $500 \,\mu\text{m}$ , respectively. Bottom-gate, staggered transistors [Figure 1(b)] were fabricated onto doped Si<sup>++</sup> wafers acting as the common gate electrode with a 400 nm-thick SiO<sub>2</sub> layer as the gate dielectric. In<sub>2</sub>O<sub>3</sub> was processed using the identical process protocols followed by the thermal evaporation of top Al source/drain electrodes in high vacuum  $(10^{-6} \text{ mbar})$ . X-ray diffraction (XRD) in Bragg-Brentano geometry were performed using a Bruker D8-Advance X-ray diffractometer. The surface morphology of the films was investigated by intermittent contact mode atomic force microscopy (AFM). Electrical measurements were performed in nitrogen atmosphere using a semiconductor parameter analyser. Finally, the charge carrier field-effect mobility values were extracted using the standard gradual channel approximation model.<sup>27</sup>



FIG. 1. Schematic cross-sections of (a) the coplanar, bottom-gate, bottomcontact and (b) staggered bottom-gate, top-contact indium oxide  $(In_2O_3)$ TFTs fabricated on Si/SiO<sub>2</sub> substrates. (c) AFM surface topography image of an  $In_2O_3$  film processed on Si/SiO<sub>2</sub>/SiN<sub>X</sub>/Cr/Al<sub>2</sub>O<sub>3</sub> substrate. (d) XRD diffraction patterns of spray-deposited  $In_2O_3$  layers in comparison with peak positions of reference powder diffraction file (JCPDS-PDF 06-0416).

Figure 1(c) shows a representative AFM image of the surface topography of a ~15 nm-thick  $In_2O_3$  film processed on a Si<sup>++</sup>/SiO<sub>2</sub> substrate by ultrasonic SP in air. The film appears continuous and extremely smooth with a root mean square (rms) surface roughness of ~1.1 nm. To investigate whether the as-process  $In_2O_3$  films are amorphous, we performed XRD measurements on the same films. Figure 1(d) displays the measured XRD spectrum of a ~15 nm-thick spray-deposited  $In_2O_3$  layer together with the reference powder diffraction file (JCPDS-PDF 06-0416) for comparison. It can be seen that  $In_2O_3$  films are clearly polycrystalline as the diffraction peaks are in good agreement with the reference powder diffraction data. The mean crystallite size was also calculated from the (222) peak at around 30.5° using the Scherrer method yielding a value of ~9.3 nm.

In order to investigate the charge transport properties of as-deposited In<sub>2</sub>O<sub>3</sub> films, we fabricated coplanar BG-BC transistors [Figure 1(a)] and electrically characterise them in nitrogen at room temperature. Figures 2(a) and 2(b) display representative sets of the output and transfer characteristics measured for an In<sub>2</sub>O<sub>3</sub> TFT, respectively. All devices operate at low voltages ( $\leq 8$  V) and exhibit electron transporting (n-channel) behaviour with clear channel current saturation. The devices show current on/off ratio (I<sub>ON</sub>/I<sub>OFF</sub>) of >10<sup>4</sup>, threshold voltages (V<sub>TH</sub>) around ~2.5 V, sub-threshold swing (SS) of ~0.9 V/dec, and linear ( $\mu_{LIN}$ ) and saturation ( $\mu_{SAT}$ ) field-effect mobilities of 0.6 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> and



FIG. 2. (a) Output and (b) transfer characteristic of a coplanar bottom-gate, bottom-contact  $In_2O_3$  TFT fabricated on Si/SiO<sub>2</sub> substrate by spray-pyrolysis in air. The channel dimensions for this device were W/L = 500/10  $\mu$ m. (c) Representative transfer characteristics measured for a staggered bottom-gate, top-contact  $In_2O_3$  TFT fabricated on Si/SiO<sub>2</sub> employing Al S/D electrodes. The channel dimensions for this device were W/L = 1000/50  $\mu$ m.

 $1.25 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$ , respectively. The mobility values obtained here are generally lower than values reported previously for solution-processed In2O3 transistors with comparable high-k dielectrics.<sup>15,16</sup> This is primarily attributed to the unfavourable coplanar BG-BC transistor architecture and the high work function gold S/D electrodes (-5 eV) used.<sup>28</sup> When similar spray-deposited In<sub>2</sub>O<sub>3</sub> channel layers were employed in staggered bottom-gate, top-contact (BG-TC) device structures [Figure 1(b)] in combination with low work function Al S/D electrodes, the electron mobility reached values up to  $16 \text{ cm}^2/\text{Vs}$  [Figure 2(c)]. Although the latter value is approximately one order of magnitude lower than the Hall electron mobilities reported for single crystals of In2O3 prepared at 1000 °C,<sup>9</sup> it is amongst the highest field-effect mobilities reported to date for In2O3 TFTs prepared from solution at comparable temperatures. Despite the improved performance, however, the staggered BG-TC device architecture is not practical for use in integrated circuits due to the significant complexity associated with the manufacturing and the chemically unstable nature of the low work function Al electrodes.

Because of these practical issues, we explored the use of coplanar BG-BC  $In_2O_3$  TFTs for fabricating integrated circuits such as unipolar logic NOT gates (Figure 3). Preliminary discrete transistor characterization was used to design NOT gates with centred midpoint voltage  $V_M \approx V_{DD}/2$ . The inset in Figure 3 displays the schematic diagram of the inverter. The circuit comprises one driving  $In_2O_3$  TFT with W/L of 1400/20  $\mu$ m

and one passive load resistor  $R = 160 \text{ k}\Omega$ . The inverter was fabricated with the same process used for single TFTs, with the exception that the circuit interconnect lines were integrated directly into the source/drain metallization layer. The required resistor was implemented using the gate metal (Cr,  $1.16 \times 10^{-6} \Omega$ m), thereby no additional process steps were needed. Figure 3(a) and 3(b) show the voltage transfer characteristic (VTC) and the corresponding gain of the unipolar inverter measured at different supply voltages (V<sub>DD</sub>) of 4, 6, 8, and 10 V. The inverter exhibits a gain >2, even at a low  $V_{DD} = 4$  V. At  $V_{DD} = 10$  V, the inverter yields an almost centred  $V_M = 5.8 V$ , and a gain as high as 5.3 V/V. Furthermore, the circuits show good output swing (output high voltage  $V_{\rm OH}\!=\!9.8\,V$  and output low voltage  $V_{OL} = 1.1 \text{ V}$ ) and wide noise margins (noise margin high  $NM_H = 3.1 V$  and noise margin low  $NM_L = 3.68 V$ ).

To demonstrate the compatibility of spray-deposited  $In_2O_3$  TFTs with temperature-sensitive substrate materials such as plastic, we fabricated BG-BC  $In_2O_3$ -transistors directly onto polyimide (PI) foils. We have chosen 50  $\mu$ m-thick Kapton PI because of its stability against the chemicals used during device fabrication, its relatively low surface roughness (rms ~ 4 nm), the low thermal ( $12 \times 10^{-6}$  K) and humidity ( $9 \times 10^{-6}$ %RH) expansion coefficients, and its high glass transition temperature ( $T_g \sim 360$  °C).<sup>29,30</sup> The TFT fabrication on foil followed the same process steps employed on Si/SiO<sub>2</sub> substrates. The inset in Figure 4(a) shows the schematic device cross-section of the flexible  $In_2O_3$  TFTs. To provide a sufficient adhesion of the Cr gate metal and the Al<sub>2</sub>O<sub>3</sub> gate isolator to the polyimide, a 50 nm-



FIG. 3. (a) Voltage transfer characteristic of an  $In_2O_3$ -based unipolar voltage inverter (NOT gate) on Si/SiO<sub>2</sub> substrate, measured at different supply voltages (V<sub>DD</sub>). The inset shows a schematic of the inverter circuitry used. The inverter comprises a driving  $In_2O_3$  TFT with W = 1400  $\mu$ m and L = 20  $\mu$ m and a passive load with resistance R = 160 kΩ. (b) Corresponding gains calculated from the voltage transfer characteristics.



FIG. 4. (a) Transfer characteristics of spray-deposited  $In_2O_3$  TFT fabricated on free-standing flexible polyimide foil, measured while flat and bent to a tensile radius of 4 mm. The inset shows the schematic device cross-section. The TFT dimensions are W = 1400  $\mu$ m and L = 20  $\mu$ m. (b) Photograph of the actual flexible  $In_2O_3$  TFT bent to a tensile radius of 4 mm.

thick SiN<sub>X</sub> was deposited on both sides of the foil by PECVD. Additionally, during the spray pyrolysis process, the flexible chip was mechanically clamped on the border by employing a heavy stencil mask (mass of ~30 g). A typical set of transfer characteristics for a flexible In<sub>2</sub>O<sub>3</sub> TFT (W = 1400  $\mu$ m and L = 20  $\mu$ m) is shown in Figure 4(a). Flexible In<sub>2</sub>O<sub>3</sub> TFTs exhibit good operating characteristics with an I<sub>ON</sub>/I<sub>OFF</sub> = 6 × 10<sup>3</sup> (I<sub>OFF</sub> < 20 nA), V<sub>TH</sub> = 5.29 V, and  $\mu_{SAT}$  = 0.2 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>. The lower on/off current ratio and electron mobility of flexible TFTs, compared to devices made on Si/SiO<sub>2</sub> substrates, are most likely attributed to the comparatively lower thermal conductivity of the polyimide, which limits the precursor conversion during the spray process as well as the increased dielectric/ semiconductor interface roughness.

Beside electrical performance, the mechanical flexibility of future TFT technologies is also expected to be a determinant factor for widespread application of the technology in flexible microelectronics. In an effort to test the effect of mechanical stress on the operating characteristics of our spraydeposited In<sub>2</sub>O<sub>3</sub> TFTs, discrete devices were attached to double-sided tape and wound around a metallic rod of 4 mm radius, in a configuration that tensile strain was applied parallel to the TFT channel. Figure 4(a) shows the transfer characteristic for a typical device measured (in nitrogen) while flat and subsequently bent to a tensile radius 4 mm, which corresponds to a mechanical strain ( $\varepsilon$ ) of ~0.65%.<sup>31</sup> Figure 4(b) displays a photograph of the actual TFT bent to 4 mm radius and contacted with the probe needles. From these measurements, it can be seen that flexible In<sub>2</sub>O<sub>3</sub> TFTs are fully operational even when strained to 0.65% with only minor changes in the operating characteristics that are manifested as a negative shift in  $V_{TH}\ of\ -230\,mV$  and an increased  $\mu_{SAT}$  by 13%. These reversible variations are most likely related to an increase in the electron mobility and hence conductivity of In<sub>2</sub>O<sub>3</sub> induced under tensile strain. This finding is in good agreement with previous reports on flexible transistors based on IGZO and IZO.32,33 Bending to smaller radii induces cracks in the brittle Cr gate that permanently harm the device operation.<sup>34</sup> These results demonstrate the potential of ultrasonic spray pyrolysis as a simple and scalable deposition tool for the manufacturing of flexible oxide microelectronics and certainly pave the way to future development. Combination of new precursor materials and formulations combined with improved device architectures is anticipated to lead to devices and circuits with improved performance.

In summary, we have demonstrated n-channel In<sub>2</sub>O<sub>3</sub> transistors and unipolar circuits in which the semiconducting layer was deposited by ultrasonic spray pyrolysis at 250 °C. This simple and scalable method enables the fabrication of discrete transistors as well as unipolar inverters with appreciable gain (>5 V/V) and low voltage operation ( $\leq$ 10 V). The moderate deposition temperature of 250 °C used for the growth of In<sub>2</sub>O<sub>3</sub> renders the method compatible with low-cost plastic substrates. This is demonstrated with the fabrication of In<sub>2</sub>O<sub>3</sub> transistors on free-standing 50 µm-thick flexible polyimide foils, which exhibit good operating characteristics even when bent to 4 mm tensile radii ( $\varepsilon \sim 0.65\%$ ).

This work has been partially supported by the European Commission through the FP7 Project: Flexible multifunctional bendable integrated light-weight ultra-thin systems (FLEXIBILITY), under Contract No. FP7-287568.

- <sup>1</sup>J. F. Wager, D. A. Keszler, and R. E. Presley, *Transparent Electronics* (Springer, New York, 2008), p. 39.
- <sup>2</sup>V. Subramanian and T. Lee, Nanotechnology **23**(34), 340201 (2012).
- <sup>3</sup>A. Nathan, A. Ahnood, M. T. Cole, S. Lee, Y. Suzuki, P. Hiralal, F. Bonaccorso, T. Hasan, L. Garcia-Gancedo, A. Dyadyusha *et al.*, Proc. IEEE **100**(13), 1486 (2012).
- <sup>4</sup>J. K. Jeong, Semicond. Sci. Technol. 26(3), 034008 (2011).
- <sup>5</sup>T. Sekitani, M. Kaltenbrunner, T. Yokota, and T. Someya, Dig. Tech. Pap. SID Symp. 45(1), 122 (2014).
- <sup>6</sup>Y. Sun and J. A. Rogers, Adv. Mater. 19(15), 1897 (2007).
- <sup>7</sup>F. Moonen, I. Yakimets, and J. Huskens, Adv. Mater. 24(41), 5526 (2012).
  <sup>8</sup>S. R. Thomas, P. Pattanasattayavong, and T. D. Anthopoulos, Chem. Soc. Rev. 42(16), 6910 (2013).
- <sup>9</sup>R. L. Weiher, J. Appl. Phys. 33(9), 2834 (1962).
- <sup>10</sup>C. Xirouchaki, G. Kiriakidis, T. F. Pedersen, and H. Fritzsche, J. Appl. Phys. **79**(12), 9349 (1996).
- <sup>11</sup>G. Lavareda, C. Nunes de Carvalho, E. Fortunato, A. R. Ramos, E. Alves, O. Conde, and A. Amaral, J. Non-Cryst. Solids **352**(23), 2311 (2006).
- <sup>12</sup>R. K. Gupta, N. Mamidi, K. Ghosh, S. R. Mishra, and P. K. Kahol, J. Optoelectron. Adv. Mater. 9(7), 2211 (2007).
- <sup>13</sup>J. S. Lee, Y.-J. Kwack, and W.-S. Choi, ACS Appl. Mater. Inter. 5(22), 11578–11583 (2003).
- <sup>14</sup>W. Siefert, Thin Solid Films **120**(4), 275 (1984).
- <sup>15</sup>M.-G. Kim, M. G. Kanatzidis, A. Facchetti, and T. J. Marks, Nat. Mater. 10(5), 382 (2011).
- <sup>16</sup>J. H. Park, Y. B. Yoo, K. H. Lee, W. S. Jang, J. Y. Oh, S. S. Chae, H. W. Lee, S. W. Han, and H. K. Baik, Appl. Mater. Interface 5(16), 8067 (2013).
- <sup>17</sup>H. S. Kim, P. D. Byrne, A. Facchetti, and T. J. Marks, J. Am. Chem. Soc. 130(38), 12580 (2008).
- <sup>18</sup>S.-Y. Han, G. S. Herman, and C.-h. Chang, J. Am. Chem. Soc. **133**(14), 5166 (2011).
- <sup>19</sup>G. Adamopoulos, S. Thomas, P. H. Wöbkenberg, D. D. C. Bradley, M. A. McLachlan, and T. D. Anthopoulos, Adv. Mater. 23(16), 1894 (2011).
- <sup>20</sup>H. Faber, B. Butz, C. Dieker, E. Spiecker, and M. Halik, Adv. Funct. Mater. **23**(22), 2828 (2013).
- <sup>21</sup>S. Oertel, M. P. Jank, E. Teuber, A. Bauer, and L. Frey, Thin Solid Films **553**, 114 (2014).
- <sup>22</sup>S. Parthiban, E. Elangovan, P. K. Nayak, A. Gonçalves, D. Nunes, L. Pereira, P. Barquinha, T. Busani, E. Fortunato, and R. Martins, J. Display Technol. 9(10), 825 (2013).
- <sup>23</sup>S. R. Thomas, G. Adamopoulos, Y. H. Lin, H. Faber, L. Sygellou, E. Stratakis, N. Pliatsikas, P. A. Patsalas, and T. D. Anthopoulos, Appl. Phys. Lett. **105**(9), 092105 (2014).
- <sup>24</sup>P. Pattanasattayavong, S. Thomas, G. Adamopoulos, M. A. McLachlan, and T. D. Anthopoulos, Appl. Phys. Lett. **102**(16), 163505 (2013).
- <sup>25</sup>S. R. Thomas, G. Adamopoulos, and T. D. Anthopoulos, J. Display Technol. 9(9), 688 (2013).
- <sup>26</sup>B. Zhou and W. Ramirez, J. Electrochem. Soc. 143(2), 619 (1996).
- <sup>27</sup>S. M. Sze and K. K. Ng, *Physics of Semiconductor Devices* (Wiley, New York, 2007), p. 293.
- <sup>28</sup>A. Bashir, P. H. Wöbkenberg, J. Smith, J. M. Ball, G. Adamopoulos, D. D. C. Bradely, and T. D. Anthopoulos, Adv. Mater. **21**(21), 2226–2231 (2009).
- <sup>29</sup>N. Münzenrieder, L. Petti, C. Zysset, T. Kinkeldei, G. A. Salvatore, and G. Tröster, IEEE Trans. Electron Devices 60(9), 2815 (2013).
- <sup>30</sup>C. E. Forbes, A. Gelbman, C. Turner, H. Gleskova, and S. Wagner, Dig. Tech. Pap. SID Symp. **33**(1), 1200 (2002).
- <sup>31</sup>H. Gleskova, S. Wagner, and Z. Suo, JNCS 266, 1320 (2000).
- <sup>32</sup>N. Münzenrieder, K. H. Cherenack, and G. Tröster, IEEE Trans. Electron Devices **58**(7), 2041 (2011).
- <sup>33</sup>A. Dey, A. Indluru, S. M. Venugapal, D. R. Allee, and T. L. Alford, IEEE Electron Dev. Lett. **31**(12), 1416 (2010).
- <sup>34</sup>N. Münzenrieder, L. Petti, C. Zysset, D. Gork, L. Büthe, G. A. Salvatore, and G. Tröster, IEEE Proc. ESSDERC 362 (2013).